

# **Reduction of Leakage Current in Grid Connected Three-Phase PV Inverters**

# Alireza Keramatzadeh<sup>\*</sup>, Abdolnabi Kosarian, Seyed Ghodratollah Seifossadat

Faculty of engineering, Department of Electrical and Electronic, Shahid Chamran University of Ahvaz, Iran

## Abstract

Grid connected inverters have received more attention in power electronic based networks, due to the needless of rechargeable batteries and transformers, resulting in the reduction of size and cost of the systems. On the other hand, the leakage current in such inverters is a critical parameter that should be considered in detail. The leakage current is affected by several parameters, among them common mode voltage plays an important role. As the frequency (variations) of common mode voltage increases, more leakage current will be conducted through the ground. In this paper, a new grid connected three-phase tansformerless inverter is proposed so that the leakage current is reduced by reduction of the frequency of common mode voltage through the zero vectors. The simulations have achieved using the Simpower toolbox of MATLAB software.

**KEYWORDS**: parasitic capacitor, leakage current, common mode voltage.

# 1. INTRODUCTION

Solar energy has gradually received more and more attention in research and industry during the last few decades [1]. Therefore, the PV power systems, mostly single phase, have gained more applications[2]. Because of the presence of stroke power in the output of single-phase systems, a large DC capacitor is usually necessary in the output circuitry. In three phase systems, however, a small DC capacitor is needed [3], since the output waveform is approximately constant. This leads to an increase in the lifetime and reliability of the systems.

Compared with the other inverters, grid connected inverters have many advantages [4]-[6]. The two common categories of these inverters are embedded transformer and non-embedded transformer. In order to regulate the input DC voltage of the inverter and isolate the PV array from the grid, most of PV systems are embedded transformer inverters. Transformer can be used at line frequency or high frequency. But at line frequency, the transformer is large in size and weight. High frequency transformers used in PV systems are commonly multi-stage transformers. This results in more complexity and losses in the system. Transformerless systems have generally lower cost, size and weight [7]-[9].Moreover, the efficiency of the transformerless topology is about 1 to 2 percent more than that of the embedded transformer topology [10].

Referring to the aforementioned parameters, the transformerless systems are preferred in PV systems. The transformerless system, however, suffers from a serious problem; the PV Arrays are connected to the network without galvanic isolation. As a result, the earth leakage current can be increased through the parasitic capacitors, which are formed between the PV array terminals and the frame, that is normally grounded [11]-[13]. The leakage current can cause several problems in the performance of the system, namely, increasing the grid current distortion, losses, and safety problem [14].

In general, there are two methods to decrease the leakage current via the parasitic capacitor: lowering the voltage amplitude or the frequency through the capacitor .Connecting the capacitor midpoint of the DC linkto the neutral of the grid may be a solution, which includes ahalf-bridgeneutral point clamped(HB-NPC), or a three-phase half-bridge with an extra capacitor connecting the PV array to the neutral of the grid. HB and NPC inverters have high efficiency (above 97%), but because of the extra capacitor, they need a 700V DC link, which is a disadvantage of this topology [15].

Another method is the isolation of the PV array from the grid when the zero vector is applied, which can be implemented either at the ac or at the dc side.

In this paper, a new topology is presented to decrease the variation of common mode voltage. This will lower the leakage current in a three phase transformerless topology. To solve the leakage current problem, the DC link is disconnected from the grid, when the zero vectors are applied to the load. Since the common mode behavior of the system is not influenced by the grid, an ohmic load is used in the simulations of the inverter properties. The proposed topology has a simple LC filter which is adequate and reliable for this system. Because of the low frequency switches, the IGBT transistors can be used to implement this topology.

\*Corresponding Author: Alireza Keramatzadeh<sup>\*</sup>, Faculty of engineering, Department of Electrical and Electronic, Shahid Chamran University of Ahvaz, Iran

#### 1. Common mode voltage

Common mode voltage is a suitable tool to calculate the sum of in-phase voltages into a point. On the other hand, in order to find two voltages with 180°phase difference, the differential mode voltage is applied. In the present case, our aim is to calculate the potential difference between the PV terminals and the output. From the viewpoint of leakage current, the two terminals of a PV array are the same. Therefore, the common mode voltage is applied between the three-output and one of the PV terminals.

In the q-phase system shown in figure 1, the common mode voltage is obtained with respect to a reference point using the following equation:

$$V_{CM} = \frac{\sum v_{iQ}}{q}$$
  $i = 1, 2, ..., q$  (1)

where *i* is the number of phases and *Q* is a reference point of the system (Fig. 1).





Fig.2. A three-phase inverter topology with parasitic capacitors.

In a three-phase system without neutral connection the three phases are referred to as A, B and C (Fig.2). It is necessary to mention that each switch has 180° phase delay with respect to its coordinate switch and 120° delay to the adjacent switch (Fig. 3). The overlap between the three adjacent switches in this PWM switching scheme, can be used to build up the zero vectors, while the other overlaps can build the active vectors. Fig. 3 shows all the active and zero vectors for this switching method.Forsimplicity, S2, S4, and S6 are not shown in Fig. 3.

This switching strategy, on the other hand, causes variations in the common mode voltage. According to the switch states listed in Table 1, all of the common mode voltage values have been calculated and are indicated in Fig. 3.



Table 1.States of the switches and the corresponding common mode voltage

| <b>S1</b> | <b>S</b> 3 | <b>S</b> 5 | $V_{AQ}$        | $V_{BQ}$ | $V_{CQ}$        | V <sub>CM</sub> |  |  |
|-----------|------------|------------|-----------------|----------|-----------------|-----------------|--|--|
| 0         | 0          | 0          | 0               | 0        | 0               | 0               |  |  |
| 0         | 0          | 1          | 0               | 0        | $V_{DC}$        | $V_{DC}/3$      |  |  |
| 0         | 1          | 0          | 0               | $V_{DC}$ | 0               | $V_{DC}/3$      |  |  |
| 0         | 1          | 1          | 0               | $V_{DC}$ | $V_{DC}$        | $2V_{DC}/3$     |  |  |
| 1         | 0          | 0          | $V_{DC}$        | 0        | 0               | $V_{DC}/3$      |  |  |
| 1         | 0          | 1          | $V_{DC}$        | 0        | $V_{DC}$        | $2V_{DC}/3$     |  |  |
| 1         | 1          | 0          | V <sub>DC</sub> | $V_{DC}$ | 0               | $2V_{DC}/3$     |  |  |
| 1         | 1          | 1          | V <sub>DC</sub> | $V_{DC}$ | V <sub>DC</sub> | $V_{DC}$        |  |  |

Fig.3. Switching signals and final common mode voltage

This common mode voltage existson both sides of the PV arrays, having a delay relative to each other. It causes leakage current through the parasitic capacitors. Fig. 4 indicates the zero and active states in the three-phase inverter.



Fig.4.(a) active and (b) zero vectors current direction of a traditional three-phase inverter

## 2. Proposed topology

To elicit the common mode voltage from Fig. 2 using MATLAB, the filter has to be made short-circuited. Now, one of the PV array terminals will be the calculated common mode voltage. Fig. 5 is obtained using this method.

All of the simulations are accomplished using Simpower toolbox of the MATLAB software. The time step for the simulations is chosen to be 0.1  $\mu$ s. The circuit parameters are summarized in Table 2. The output current and voltage are shown in Fig. 6.

Referring to Fig. 3 and Fig. 5, it can be found that the leakage current is too large, since the common mode voltage has large fluctuations. The simulation results have indeed proven the large variations in the common mode voltage. As shown in Fig. 7, the leakage current amplitude is about 5A. This results in an increase in the losses and distortion of the system. In addition, the safety matter should also be considered, which introduces other problems to the system.



Time (ms) I three-phase inverter topology

Table 2.Circuit element values to simulation with MATLAB

| Circuit element          | Value | description                                        |
|--------------------------|-------|----------------------------------------------------|
| $V_{DC}$                 | 350V  | PV array voltage                                   |
| $C_{DC}$                 | 250µf | DC capacitor                                       |
| $C_P$                    | 100nf | Parasitic capacitor between PV<br>array and ground |
| $L_{\!f}$                | 1.8mH | Inductance of three phase filter                   |
| $C_{f}$                  | 2µf   | Capacitor of three phase filter                    |
| <b>R</b> <sub>Load</sub> | 7.5Ω  | Grid load                                          |
| $F_{sw}$                 | 8kHz  | Switching frequency                                |

#### Keramatzadeh et al., 2013



Fig.6.Output voltage and current in the one phase of traditional three-phase inverter

This problem has been investigated and solved in reference [10] for the single phase system. The present work proposes a new topology to decrease the leakage current as much as possible. Table 2 indicates that there are two zero vectors. Applying zero or active vectors causes the common mode voltage to have different levels. The problem is, therefore, to design a strategy to fix the level of the common mode voltages at  $V_{DC}/3$  and  $2V_{DC}/3$ , the levels of the common mode voltage when zero vectors are applied. In this case, the number of common mode voltage levels will decrease to only two levels; and as result leakage current will be decreased. Due to the asymmetrical nature of three-phase inverters, compared with the single phase inverters, this scheme is more difficult to be achieved in three-phase systems.

Here three PV cells are needed to build the voltages of  $V_{DC}/3$  and  $2V_{DC}/3$ . The asymmetrical property requires that every zero vectors to be connected to a separate DC capacitor. The proposed topology is presented in Fig. 8. The bidirectional switches are implemented using diode bridge configuration made by IGBTs. Note that the diodes connected to the DC capacitors are in opposite directions.



Fig.9.a zero state current direction of proposed topology

According to this topology, by removing these diodes, when a zero vector is applied, the output connects to a specific voltage which is equal to the other levels of the common mode voltage. Due to the asymmetrical property of three-phase inverters compared with single-phase inverters, when a zero vector is applied, the DC capacitor will charge and its voltage will increase. Therefore, the next zero vector will be connected to a voltage different from  $V_{DC}/3$  or  $2V_{DC}/3$ . As a result, a new level will be added to the common mode voltage that leads to an increase in the leakage current. Therefore, if a DC capacitor charges during a time period, this topology forces the capacitor to become discharged in the next period, and the voltage of the DC capacitors will remain constant.Fig. 9 indicates the current path when a zero vector is applied.

Figures 8 and 9 show that at zero state the switches s1 through s6 are open and this situation is accomplished using new switches. A new logic circuit is designed to implement and control the proposed switching strategy. The switching conditions for our strategy are shown in Table 3 and based on this truth table the logic circuit has been designed. In the Table, for simplicity, the switches S2, S4, and S6 are omitted.

#### Keramatzadeh et al., 2013

Table.3. Truth table of switching of the new three-phase inverter topology and common mode voltage

|            | ~ • • |     |            |     |     |     |    |    |                 |                                            |                                                          |
|------------|-------|-----|------------|-----|-----|-----|----|----|-----------------|--------------------------------------------|----------------------------------------------------------|
|            | Old   |     |            | New |     |     |    |    |                 |                                            |                                                          |
| <b>S</b> 1 | \$3   | \$5 | <b>S</b> 1 | \$3 | \$5 | \$7 | 68 | 50 | V               | V V                                        | V V V                                                    |
| 51         | 35    | 35  | 51         | 35  | 35  | 37  | 30 | 39 | $V_{AQ}$        | V <sub>AQ</sub> <sup>r</sup> <sub>BQ</sub> | V <sub>AQ</sub> , BQ V <sub>CQ</sub>                     |
| 0          | 0     | 0   | 0          | 0   | 0   | 1   | 1  | 0  | $V_{DC}/3$      | V <sub>DC</sub> /3 V <sub>DC</sub> /3      | V <sub>DC</sub> /3 V <sub>DC</sub> /3 V <sub>DC</sub> /3 |
| 0          | 0     | 1   | 0          | 0   | 1   | 0   | 0  | 0  | 0               | 0 0                                        | 0 0 V <sub>DC</sub>                                      |
| 0          | 1     | 0   | 0          | 1   | 0   | 0   | 0  | 0  | 0               | 0 V <sub>DC</sub>                          | $0 V_{DC} 0$                                             |
| 0          | 1     | 1   | 0          | 1   | 1   | 0   | 0  | 0  | 0               | 0 V <sub>DC</sub>                          | $0 V_{DC} V_{DC}$                                        |
| 1          | 0     | 0   | 1          | 0   | 0   | 0   | 0  | 0  | V <sub>DC</sub> | <i>V</i> <sub>DC</sub> <b>0</b>            | $V_{DC}$ 0 0                                             |
| 1          | 0     | 1   | 1          | 0   | 1   | 0   | 0  | 0  | $V_{DC}$        | <i>V</i> <sub>DC</sub> <b>0</b>            | $V_{DC}$ <b>0</b> $V_{DC}$                               |
| 1          | 1     | 0   | 1          | 1   | 0   | 0   | 0  | 0  | $V_{DC}$        | $V_{DC}$ $V_{DC}$                          | $V_{DC}$ $V_{DC}$ <b>(</b>                               |
| 1          | 1     | 1   | 0          | 0   | 0   | 1   | 0  | 1  | $V_{DC}/3$      | $V_{DC}/3 = V_{DC}/3$                      | $V_{DC}/3 = V_{DC}/3 = V_{DC}/3$                         |

Table 3 implies that the three closed switches (in zero state) will be converted to open state and at the same time three new switches will be closed. Fig. 10 shows the implemented circuit based on Table 3.



By applying the proposed logic circuit to our new topology, the new common mode voltage will have only two levels (Fig. 11). In Fig. 11, the voltage levels  $V_{DC}$  and 0 have been eliminated.

As a result, due to the obtained common mode voltage it is expected that the leakage current amplitude will be reduced. Fig.12 shows that the leakage current is indeed decreased to a very low level.

An about 80 percent decrease in the leakage current results in an appreciable reduction in the system losses and an improvement in the safety of the system. The output current and voltage of the proposed topology are shown in Fig. 13. As shown in Fig.13, the output voltage and current remain sinusoidal.



### 3. Conclusion

The leakage current is a significant issue in theadvanced power systems. Invertersplay an important role in these power-electronic-based systems. In this paper, a new topology for three-phase inverters has been introduced. The simulation results show an 80% decrease in the leakage current for the proposed model. In the model, the switching frequency is equal to, or even lower than, the switching frequency used in the traditional systems. Therefore, the switching speed is not a problem in the proposed topology as this is another advantage of our model. The simulations of the traditional and proposed inverters have been achieved using the Simpower toolbox of the MATLAB software with  $0.1\mu s$  time steps.

### REFERENCES

- [1]. J. P. Benner and L. Kazmerski, "Photovoltaics gaining greater visibility," *IEEE Spectr.*, vol: 29, no: 9, pp. 34–42, Sep. 1999.
- [2]. F. Blaabjerg, R. Teodorescu, M. Liserre and A. V. Timbus, "Overview of control and grid synchronization for distributed power generation systems," IEEE Transactions. Ind. Electron., vol: 53, no: 5, pp.1398-1409, Oct. 2006.
- [3]. Chan, P.K.W.; Chung, H.S.-H.; Hui, S.Y.; "A Generalized Theory of Boundary Control for a Single-Phase Multilevel Inverter Using Second-Order Switching Surface". Power Electronics, IEEE Transactions on vol: 24, Issue: 10, Digital Object identifier: 10.1109/TPEL.2009.2028630 Publication year: 2009, Page(s): 2298 – 2313.
- [4]. S. B. Kjaer, J. K. Pedersen, and F. Blaabjerg, "A review of single-phase grid-connected inverters for photovoltaic modules," IEEE Transactions. Ind. Appl., vol: 41, no: 5, pp. 1292–1306, Sep./Oct. 2005.
- [5]. B. Sahan, A. N. Vergara, N. Henze, A. Engler, and P. Zacharias, "A singlestage PV module integrated converter based on a low-power currentsource inverter," IEEE Transactions. Ind. Electron., vol: 55, no: 7, pp. 2602–2609, Jul. 2008.
- [6]. J.M. A.MyrzikandM. Calais, "String and module integrated inverters for single-phase grid connected photovoltaic systems—A review," in Proc. IEEE Bologna Power Tech Conf., Bologna, Italy, 2003, pp. 430– 437.
- [7]. SérgioDaher, Jürgen Schmid, and Fernando L. M. Antunes, "Multilevel Inverter Topologies for Stand Alone PV Systems" IEEE Transactions, vol: 55, NO: 7, JULY 2008.

- [8]. Soeren Baekhoej Kjaer, John K. Pedersen and Frede Blaabjerg, "A Review of Single-Phase Grid-Connected Inverters for Photovoltaic Modules", IEEE Transactions. vol: 41, NO: 5, SEPTEMBER/OCTOBER 2005.
- [9]. Variath, R.C.; Andersen, M.A.E.; Nielsen, O.N.; Hyldgard, A.; "A review of module inverter topologies suitable for photovoltaic systems" IPEC, 2010 Conference Proceedings, Digital Object Identifier: 10.1109/IPECON.2010.5697150 Publication Year: 2010, Page(s): 310 – 316.
- [10]. T. Kerekes, R. Teodorescu, P. Rodríguez, G. Vázquez, and E. Aldabas, "A New High-Efficiency Single-Phase Transformerless PV Inverter Topology", IEEE Transactions, VOL: 58, NO: 1, Digital Object Identifier 10.1109/TIE.2009.2024092, Publication year: JANUARY 2011.
- [11]. E. Gubía, P. Sanchis, A. Ursúa, J. Lopez, and L. Marroyo, "Ground currents in single-phase transformerless photovoltaic systems," Prog. Photovolt., Res. Appl., vol: 15, no: 7, pp. 629–650, 2007.
- [12]. T. Kerekes, R. Teodorescu, C. Klumpner, M. Sumner, D. Floricau, and R. Rodriguez, "Evaluation of threephase transformerless photovoltaic inverter topologies," in Proc. Eur. Conf. Power Electron. Appl., Sep. 2– 5, 2007, pp. 1–10.
- [13]. T. Kerekes, R. Teodorescu, and M. Liserre, "Common-mode voltage in case of transformerless PV inverters connected to the grid," in Proc. ISIE, Jun. 29–Jul. 1, 2008, pp. 2390–2395.
- [14]. J. Myrzik and M. Calais, "String and module integrated inverters for single-phase grid connected photovoltaic systems - a review," in 2003 IEEE Bologna Power Tech Conference Proceedings, vol. 2, 23-26 June 2003.
- [15]. R. Gonzalez, E. Gubia, J. Lopez, and L. Marroyo, "Transformerless single-phase multilevel-based photovoltaic inverter," IEEE Transactions. Ind. Electron., vol: 55, no: 7, pp. 2694–2702, Jul. 2008.
- [16]. Barros, J.D.; Silva, J.F., "Optimal Predictive Control of Three-Phase NPC Multilevel Converter for Power Quality Applications", IEEE Transactions, Vol: 55, Issue: 10, Digital Object Identifier: 10.1109/TIE.2008.928156, Publication Year: 2008, Page(s): 3670 – 3681.
- [17]. H. Xiao, Sh. Xie, Y. Chen, and R. Huang," An Optimized Tansformerless Photovoltaic Grid-Connected Inverter", IEEE Transactions, Vol: 58, NO:5, Digital Object Identifier: 10.1109/TIE.2010.2054056, April 13, 2011.